Skip to content

Commit 26606c5

Browse files
hvilleneuvedoogregkh
authored andcommitted
serial: sc16is7xx: fix bug in flow control levels init
[ Upstream commit 535fd4c ] When trying to set MCR[2], XON1 is incorrectly accessed instead. And when writing to the TCR register to configure flow control levels, we are incorrectly writing to the MSR register. The default value of $00 is then used for TCR, which means that selectable trigger levels in FCR are used in place of TCR. TCR/TLR access requires EFR[4] (enable enhanced functions) and MCR[2] to be set. EFR[4] is already set in probe(). MCR access requires LCR[7] to be zero. Since LCR is set to $BF when trying to set MCR[2], XON1 is incorrectly accessed instead because MCR shares the same address space as XON1. Since MCR[2] is unmodified and still zero, when writing to TCR we are in fact writing to MSR because TCR/TLR registers share the same address space as MSR/SPR. Fix by first removing useless reconfiguration of EFR[4] (enable enhanced functions), as it is already enabled in sc16is7xx_probe() since commit 43c51bb ("sc16is7xx: make sure device is in suspend once probed"). Now LCR is $00, which means that MCR access is enabled. Also remove regcache_cache_bypass() calls since we no longer access the enhanced registers set, and TCR is already declared as volatile (in fact by declaring MSR as volatile, which shares the same address). Finally disable access to TCR/TLR registers after modifying them by clearing MCR[2]. Note: the comment about "... and internal clock div" is wrong and can be ignored/removed as access to internal clock div registers (DLL/DLH) is permitted only when LCR[7] is logic 1, not when enhanced features is enabled. And DLL/DLH access is not needed in sc16is7xx_startup(). Fixes: dfeae61 ("serial: sc16is7xx") Cc: stable@vger.kernel.org Signed-off-by: Hugo Villeneuve <hvilleneuve@dimonoff.com> Link: https://lore.kernel.org/r/20250731124451.1108864-1-hugo@hugovil.com Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org> [ s->regmap renames + context ] Signed-off-by: Sasha Levin <sashal@kernel.org> Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
1 parent ea748eb commit 26606c5

1 file changed

Lines changed: 2 additions & 11 deletions

File tree

drivers/tty/serial/sc16is7xx.c

Lines changed: 2 additions & 11 deletions
Original file line numberDiff line numberDiff line change
@@ -1032,16 +1032,6 @@ static int sc16is7xx_startup(struct uart_port *port)
10321032
sc16is7xx_port_write(port, SC16IS7XX_FCR_REG,
10331033
SC16IS7XX_FCR_FIFO_BIT);
10341034

1035-
/* Enable EFR */
1036-
sc16is7xx_port_write(port, SC16IS7XX_LCR_REG,
1037-
SC16IS7XX_LCR_CONF_MODE_B);
1038-
1039-
regcache_cache_bypass(s->regmap, true);
1040-
1041-
/* Enable write access to enhanced features and internal clock div */
1042-
sc16is7xx_port_write(port, SC16IS7XX_EFR_REG,
1043-
SC16IS7XX_EFR_ENABLE_BIT);
1044-
10451035
/* Enable TCR/TLR */
10461036
sc16is7xx_port_update(port, SC16IS7XX_MCR_REG,
10471037
SC16IS7XX_MCR_TCRTLR_BIT,
@@ -1053,7 +1043,8 @@ static int sc16is7xx_startup(struct uart_port *port)
10531043
SC16IS7XX_TCR_RX_RESUME(24) |
10541044
SC16IS7XX_TCR_RX_HALT(48));
10551045

1056-
regcache_cache_bypass(s->regmap, false);
1046+
/* Disable TCR/TLR access */
1047+
sc16is7xx_port_update(port, SC16IS7XX_MCR_REG, SC16IS7XX_MCR_TCRTLR_BIT, 0);
10571048

10581049
/* Now, initialize the UART */
10591050
sc16is7xx_port_write(port, SC16IS7XX_LCR_REG, SC16IS7XX_LCR_WORD_LEN_8);

0 commit comments

Comments
 (0)